# 128Kx16 LOW VOLTAGE, ULTRA LOW POWER CMOS STATIC RAM 

## KEY FEATURES

- High-speed access time: 45 ns , 55 ns
- CMOS low power operation
- Operating Current: 18 mA (max) at $85^{\circ} \mathrm{C}$
- CMOS Standby Current: 5.4 uA (typ) at $25^{\circ} \mathrm{C}$
- TTL compatible interface levels
- Single power supply
$-1.65 \mathrm{~V}-2.2 \mathrm{~V}$ VDD (IS62WV12816EALL)
- 2.2V-3.6V VDD (IS62/65WV12816EBLL)
- Three state outputs
- Industrial and Automotive temperature support
- Lead-free available


## DESCRIPTION

The ISSI IS62/65WV12816EALL/EBLL are high-speed, 2M bit static RAMs organized as 128 K words by 16 bits. It is fabricated using ISSI's high-performance CMOS technology. This highly reliable process coupled with innovative circuit design techniques, yields high-performance and low power consumption devices.

When CS1\# is HIGH (deselected) or when CS2 is LOW (deselected) or when CS1\# is LOW, CS2 is HIGH and both LB\# and UB\# are HIGH, the device assumes a standby mode at which the power dissipation can be reduced down with CMOS input levels.
Easy memory expansion is provided by using Chip Enable and Output Enable inputs. The active LOW Write Enable (WE\#) controls both writing and reading of the memory. A data byte allows Upper Byte (UB\#) and Lower Byte (LB\#) access.

The IS62/65WV12816EALL/EBLL are packaged in the JEDEC standard 48-pin mini BGA ( $6 \mathrm{~mm} \times 8 \mathrm{~mm}$ ) and 44-Pin TSOP
(TYPE
II)

## BLOCK DIAGRAM



[^0]
## PIN CONFIGURATIONS

48-Pin mini BGA (6mm x 8mm)
(Package Code B)


48-Pin mini BGA (6mm x 8mm)
2 CS Option (Package Code B2)

## PIN DESCRIPTIONS

| AO-A16 | Address Inputs |
| :--- | :--- |
| I/O0-l/O15 | Data Inputs/Outputs |
| CS1\#, <br> CS2 | Chip Enable Input |
| OE\# | Output Enable Input |
| WE\# | Write Enable Input |
| LB\# | Lower-byte Control <br> (I/O0-l/O7) |
| UB\# | Upper-byte Control <br> (I/O8-//O15) |
| NC | No Connection |
| VDD | Power |
| GND | Ground |

44-Pin mini TSOP (Type II)
(Package Code T)


## FUNCTION DESCRIPTION

SRAM is one of random access memories. Each byte or word has an address and can be accessed randomly. SRAM has three different modes supported. Each function is described below with Truth Table.

## STANDBY MODE

Device enters standby mode when deselected (CS1\# HIGH or CS2 LOW or both UB\# and LB\# are HIGH). The input and output pins (I/O0-15) are placed in a high impedance state. The current consumption in this mode will be ISB1 or ISB2. CMOS input in this mode will maximize saving power.

## WRITE MODE

Write operation issues with Chip selected (CS1\# LOW and CS2 HIGH) and Write Enable (WE\#) input LOW. The input and output pins ( $1 / O 0-15$ ) are in data input mode. Output buffers are closed during this time even if OE\# is LOW. UB\# and LB\# enables a byte write feature. By enabling LB\# LOW, data from I/O pins (I/OO through I/O7) are written into the location specified on the address pins. And with UB\# being LOW, data from I/O pins (I/O8 through I/O15) are written into the location.

## READ MODE

Read operation issues with Chip selected (CS1\# LOW and CS2 HIGH) and Write Enable (WE\#) input HIGH. When OE\# is LOW, output buffer turns on to make data output. Any input to I/O pins during READ mode is not permitted. UB\# and LB\# enables a byte read feature. By enabling LB\# LOW, data from memory appears on I/OO-7. And with UB\# being LOW, data from memory appears on I/O8-15.

In the READ mode, output buffers can be turned off by pulling OE\# HIGH. In this mode, internal device operates as READ but I/Os are in a high impedance state. Since device is in READ mode, active current is used.

TRUTH TABLE

| Mode | CS1\# | CS2 | WE\# | OE\# | LB\# | UB\# | I/00-I/07 | I/O8-1/015 | VDD Current |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Not Selected | H | X | X | X | X | X | High-Z | High-Z | ISB1,ISB2 |
|  | X | L | X | X | X | X | High-Z | High-Z |  |
|  | X | X | X | X | H | H | High-Z | High-Z |  |
| Output Disabled | L | H | H | H | L | X | High-Z | High-Z | ICC |
|  | L | H | H | H | X | L | High-Z | High-Z |  |
| Read | L | H | H | L | L | H | DOUT | High-Z | ICC |
|  | L | H | H | L | H | L | High-Z | DOUT |  |
|  | L | H | H | L | L | L | DOUT | DOUT |  |
| Write | L | H | L | X | L | H | DIN | High-Z | ICC |
|  | L | H | L | X | H | L | High-Z | DIN |  |
|  | L | H | L | X | L | L | DIN | DIN |  |

## ABSOLUTE MAXIMUM RATINGS AND OPERATING RANGE

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| Symbol | Parameter | Value | Unit |
| :--- | :--- | :--- | :--- |
| Vterm | Terminal Voltage with Respect to GND | -0.2 to $+3.9\left(\mathrm{~V}_{\mathrm{DD}}+0.3 \mathrm{~V}\right)$ | V |
| tBIAS | Temperature Under Bias | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\mathrm{DD}}$ Related to GND | -0.2 to $+3.9\left(\mathrm{~V}_{\mathrm{DD}}+0.3 \mathrm{~V}\right)$ | V |
| tStg | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{l}_{\text {out }}{ }^{(2)}$ | DC Output Current (LOW) | 20 | mA |

Notes:

1. Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
2. This condition is not per pin. Total current of all pins must meet this value.

OPERATING RANGE ${ }^{(1)}$

| Range | Device Marking | Ambient Temperature | VDD |
| :--- | :--- | :--- | :--- |
| Commercial | IS62WV12816EALL | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $1.65 \mathrm{~V}-2.2 \mathrm{~V}$ |
| Industrial | IS62WV12816EALL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $1.65 \mathrm{~V}-2.2 \mathrm{~V}$ |
| Commercial | IS62WV12816EBLL | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $2.2 \mathrm{~V}-3.6 \mathrm{~V}$ |
| Industrial | IS62WV12816EBLL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $2.2 \mathrm{~V}-3.6 \mathrm{~V}$ |
| Automotive | IS65WV12816EBLL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $2.2 \mathrm{~V}-3.6 \mathrm{~V}$ |

Note:

1. Full device AC operation assumes a $100 \mu \mathrm{~s}$ ramp time from 0 to $\mathrm{Vcc}(\mathrm{min})$ and $200 \mu \mathrm{~s}$ wait time after Vcc stabilization.

PIN CAPACITANCE ${ }^{(1)}$

| Parameter | Symbol | Test Condition | Max | Units |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Input capacitance | $\mathrm{C}_{\mathrm{IN}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{DD}}(\operatorname{typ})$ | 10 | pF |
|  | CQ capacitance (IO0-IO15) |  |  | pF |

Note:

1. These parameters are guaranteed by design and tested by a sample basis only.

THERMAL CHARACTERISTICS ${ }^{(1)}$

| Parameter | Symbol | Rating | Units |
| :--- | :---: | :---: | :---: |
| Thermal resistance from junction to ambient (airflow $=1 \mathrm{~m} / \mathrm{s}$ ) | $\mathrm{R}_{\text {өJA }}$ | TBD | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Thermal resistance from junction to pins | $\mathrm{R}_{\text {өJB }}$ | TBD | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Thermal resistance from junction to case | $\mathrm{R}_{\text {өJC }}$ | TBD | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

Note:

1. These parameters are guaranteed by design and tested by a sample basis only.

AC TEST CONDITIONS (OVER THE OPERATING RANGE)

| Parameter | Unit <br> $(\mathbf{1 . 6 5 V} \mathbf{2 . 2 V})$ | Unit <br> $(\mathbf{2 . 2 V} \sim \mathbf{3 . 6 V})$ |
| :--- | :---: | :---: |
| Input Pulse Level | 0 V to $\mathrm{V}_{\mathrm{DD}}$ | 0 V to $\mathrm{V}_{\mathrm{DD}}$ |
| Input Rise and Fall Time | $1 \mathrm{~V} / \mathrm{ns}$ | $1 \mathrm{~V} / \mathrm{ns}$ |
| Output Timing Reference Level | 0.9 V | $1 / 2 \mathrm{~V}_{\mathrm{DD}}$ |
| R 1 | 13500 | 1005 |
| R 2 | 10800 | 820 |
| $\mathrm{~V}_{\mathrm{TM}}$ | 1.8 V | $\mathrm{~V}_{\mathrm{DD}}$ |
| Output Load Conditions | Refer to Figure 1 and 2 |  |

## OUTPUT LOAD CONDITIONS FIGURES

FIGURE 1


## ELECTRICAL CHARACTERISTICS

IS62WV12816EALL DC ELECTRICAL CHARACTERISTICS-I (OVER THE OPERATING RANGE)

| Symbol | Parameter | Test Conditions | Min. | Max. | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{I}_{\mathrm{OH}}=-0.1 \mathrm{~mA}$ | 1.4 | - | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $\mathrm{I}_{\mathrm{OL}}=0.1 \mathrm{~mA}$ | - | 0.2 | V |
| $\mathrm{~V}_{\mathrm{IH}}{ }^{(1)}$ | Input HIGH Voltage |  | 1.4 | $\mathrm{~V}_{\mathrm{DD}}+0.2$ | V |
| $\mathrm{~V}_{\mathrm{IL}}{ }^{(1)}$ | Input LOW Voltage |  | -0.2 | 0.4 | V |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage | $\mathrm{GND}<\mathrm{V}_{\mathrm{IN}}<\mathrm{V}_{\mathrm{DD}}$ | -1 | 1 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{LO}}$ | Output Leakage | $\mathrm{GND}<\mathrm{V}_{\mathrm{IN}}<\mathrm{V}_{\mathrm{DD}}$, Output Disabled | -1 | 1 | $\mu \mathrm{~A}$ |

Notes:

1. $\operatorname{VILL}(\min )=-1.0 \mathrm{~V}$ AC (pulse width $<10 \mathrm{~ns}$ ). Not $100 \%$ tested.

VIHH (max) = VDD + 1.0V AC (pulse width < 10ns). Not $100 \%$ tested.

IS62(5)WV12816EBLL DC ELECTRICAL CHARACTERISTICS-I (OVER THE OPERATING RANGE)

| Symbol | Parameter | Test Conditions | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OH }}$ | Output HIGH Voltage | $2.2 \leq \mathrm{V}_{\mathrm{DD}}<2.7, \mathrm{I}_{\mathrm{OH}}=-0.1 \mathrm{~mA}$ | 2.0 | - | V |
|  |  | $2.7 \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6, \mathrm{I}_{\mathrm{OH}}=-1.0 \mathrm{~mA}$ | 2.4 | - | V |
| VoL | Output LOW Voltage | $2.2 \leq \mathrm{V}_{\mathrm{DD}}<2.7, \mathrm{I}_{\mathrm{LL}}=0.1 \mathrm{~mA}$ | - | 0.4 | V |
|  |  | $2.7 \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6, \mathrm{I}_{\mathrm{OL}}=2.1 \mathrm{~mA}$ | - | 0.4 | V |
| $\mathrm{V}_{1 H}{ }^{\text {(1) }}$ | Input HIGH Voltage | $2.2 \leq \mathrm{V}_{\mathrm{DD}}<2.7$ | 1.8 | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
|  |  | $2.7 \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6$ | 2.2 | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| $\mathrm{V}_{\text {IL }}{ }^{\text {(1) }}$ | Input LOW Voltage | $2.2 \leq \mathrm{V}_{\mathrm{DD}}<2.7$ | -0.3 | 0.6 | V |
|  |  | $2.7 \leq \mathrm{V}_{\mathrm{DD}} \leq 3.6$ | -0.3 | 0.8 | V |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage | GND $<\mathrm{V}_{\text {IN }}<\mathrm{V}_{\mathrm{DD}}$ | -1 | 1 | $\mu \mathrm{A}$ |
| ILO | Output Leakage | GND < $\mathrm{V}_{\text {IN }}<\mathrm{V}_{\mathrm{DD}}$, Output Disabled | -1 | 1 | $\mu \mathrm{A}$ |

Notes:

1. $\operatorname{VILL}(\min )=-2.0 \mathrm{~V}$ AC (pulse width $<10 \mathrm{~ns}$ ). Not $100 \%$ tested.

VIHH (max) = VDD +2.0 V AC (pulse width $<10 \mathrm{~ns}$ ). Not $100 \%$ tested.

IS62WV12816EALL DC ELECTRICAL CHARACTERISTICS-II FOR POWER (OVER THE OPERATING RANGE)

| Symbol | Parameter | Test Conditions | Grade |  | 55ns |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Typ ${ }^{(1)}$ | Max |  |
|  | $V_{D D}$ Dynamic Operating Supply Current | $\begin{aligned} & V_{D D}=V_{D D}(\max ), \text { louT }=0 m A, f=f_{\max } \\ & C S 1 \#=V_{I L}, C S 2=V_{I H} \end{aligned}$ | Com. |  | 10 | 15 | mA |
|  |  |  | Ind. |  | - | 18 |  |
| ICC1 | $V_{D D}$ Static Operating Supply Current | $\begin{aligned} & V_{D D}=V_{D D}(\max ), l_{\text {out }}=0 m A, f=0 \\ & C S 1 \#=V_{I L}, C S 2=V_{I H} \end{aligned}$ | Com. |  | 1 | 3 | mA |
|  |  |  | Ind. |  | - | 3 |  |
| ISB2 | CMOS Standby Current (CMOS Inputs) | $\begin{aligned} & V_{D D}=V_{D D}(\max ), f=0, \\ & C S 1 \# \geq V_{D D}-0.2 V \text { or } \\ & 0 V \leq C S 2 \leq 0.2 \mathrm{~V} \text { or } \\ & \text { LB\# and UB\# } \geq V_{D D}-0.2 \mathrm{~V} \\ & \text { VIN } \leq 0.2 \mathrm{~V} \text { or } \mathrm{VIN} \geq \mathrm{V}_{D D}-0.2 \mathrm{~V} \end{aligned}$ | Com. | $25^{\circ} \mathrm{C}$ | 5.4 | 10 | $\mu \mathrm{A}$ |
|  |  |  |  | $45^{\circ} \mathrm{C}$ | 5.6 | 11 |  |
|  |  |  |  | $70^{\circ} \mathrm{C}$ | 7.0 | 13 |  |
|  |  |  | Ind. | $85^{\circ} \mathrm{C}$ | 7.6 | 16 |  |

Note:

1. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at VDD $=1.8 \mathrm{~V}$

IS62(5)WV12816EBLL DC ELECTRICAL CHARACTERISTICS-II FOR POWER (OVER THE OPERATING RANGE)

| Symbol | Parameter | Test Conditions | Grade |  | 45/55ns |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Typ ${ }^{(1)}$ | Max |  |
| ICC | $V_{D D}$ Dynamic Operating Supply Current | $\begin{aligned} & V_{D D}=V_{D D}(m a x), l_{\text {ouT }}=0 m A, f=f_{\max } \\ & C S 1 \#=V_{I L}, C S 2=V_{I H} \end{aligned}$ | Com. |  | 10 | 15 | mA |
|  |  |  | Ind. |  | - | 18 |  |
|  |  |  | Auto. |  | - | 25 |  |
| ICC1 | $V_{D D}$ Static Operating Supply Current | $\begin{aligned} & V_{D D}=V_{D D}(\max ), \text { lout }=0 m A, f=0 \\ & C S 1 \#=V_{I L}, C S 2=V_{I H} \end{aligned}$ | Com. |  | 1 | 3 | mA |
|  |  |  | Ind. |  | - | 3 |  |
|  |  |  | Auto. |  | - | 4 |  |
| ISB2 | CMOS Standby Current (CMOS Inputs) | $\begin{aligned} & V_{D D}=V_{D D}(\max ), f=0, \\ & C S 1 \# \geq V_{D D}-0.2 V \text { or } \\ & 0 V \leq C S 2 \leq 0.2 V \text { or } \\ & \text { LB\# and UB\# } \geq V_{D D}-0.2 V \\ & V I N \leq 0.2 V \text { or } V I N \geq V_{D D}-0.2 V \end{aligned}$ | Com. | $25^{\circ} \mathrm{C}$ | 5.4 | 10 | $\mu \mathrm{A}$ |
|  |  |  |  | $45^{\circ} \mathrm{C}$ | 5.6 | 11 |  |
|  |  |  |  | $70^{\circ} \mathrm{C}$ | 7.0 | 13 |  |
|  |  |  | Ind. | $85^{\circ} \mathrm{C}$ | 7.6 | 16 |  |
|  |  |  | Auto. | $125^{\circ} \mathrm{C}$ | 12.6 | 32 |  |

Note:

1. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at VDD =3.0V

## AC CHARACTERISTICS ${ }^{(6)}$ (OVER OPERATING RANGE)

READ CYCLE AC CHARACTERISTICS

| Parameter | Symbol | 45ns |  | 55ns |  | unit | notes |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max |  |  |
| Read Cycle Time | tRC | 45 | - | 55 | - | ns | 1,5 |
| Address Access Time | tAA | - | 45 | - | 55 | ns | 1 |
| Output Hold Time | tOHA | 8 | - | 8 | - | ns | 1 |
| CS1\#, CS2 Access Time | tACS1/tACS2 | - | 45 | - | 55 | ns | 1 |
| OE\# Access Time | tDOE | - | 22 | - | 25 | ns | 1 |
| OE\# to High-Z Output | tHZOE | - | 18 | - | 18 | ns | 2 |
| OE\# to Low-Z Output | tLZOE | 5 | - | 5 | - | ns | 2 |
| CS1\#, CS2 to High-Z Output | tHZCS/tHZCS2 | - | 18 | - | 18 | ns | 2 |
| CS1\#, CS2 to Low-Z Output | tLZCS/tLZCS2 | 10 | - | 10 | - | ns | 2 |
| UB\#, LB\# Access Time | tBA | 45 |  | 55 |  | ns | 1,7 |
| UB\#, LB\# to High-Z Output | tHZB | - | 18 | - | 18 | ns | 2 |
| UB\#, LB\# to Low-Z Output | tLZB | 10 | - | 10 | - | ns | 2 |

## WRITE CYCLE AC CHARACTERISTICS

| Parameter | Symbol | 45ns |  | 55ns |  | unit | notes |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max |  |  |
| Write Cycle Time | tWC | 45 | - | 55 | - | ns | $1,3,5$ |
| CS1\#, CS2 to Write End | tSCS1/tSCS2 | 35 | - | 40 | - | ns | 1,3 |
| Address Setup Time to Write End | tAW | 35 | - | 40 | - | ns | 1,3 |
| Address Hold from Write End | tHA | 0 | - | 0 | - | ns | 1,3 |
| Address Setup Time | tSA | 0 | - | 0 | - | ns | 1,3 |
| UB\#,LB\# to Write End | tPWB | 35 | - | 40 | - | ns | 1,3 |
| WE\# Pulse Width | tPWE | 35 | - | 40 | - | ns | $1,3,4$ |
| Data Setup to Write End | tSD | 28 | - | 28 | - | ns | 1,3 |
| Data Hold from Write End | tHD | 0 | - | 0 | - | ns | 1,3 |
| WE\# LOW to High-Z Output | tHZWE | - | 18 | - | 18 | ns | 2,3 |
| WE\# HIGH to Low-Z Output | tLZWE | 10 | - | 10 | - | ns | 2,3 |

## Notes:

1. Tested with the load in Figure 1.
2. Tested with the load in Figure 2. Transition is measured $\pm 500 \mathrm{mV}$ from steady-state voltage. tHZOE, tHZCS, tHZB, and tHZWE transitions are measured when the output enters a high impedance state. Not $100 \%$ tested.
3. The internal write time is defined by the overlap of CS1\# = LOW, CS2=HIGH, UB\# or LB\# = LOW, and WE\# = LOW. All four conditions must be in valid states to initiate a Write, but any condition can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the write.
4. tPWE $>\mathrm{tHZWE}+\mathrm{tSD}$ when OE\# is LOW.
5. Address inputs must meet $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ SPEC during this period. Any glitch or unknown inputs are not permitted. Unknown input with standby mode is acceptable.
6. Data retention characteristics are defined later in DATA RETENTION CHARACTERISTICS.

## Rev. C1

07/18/2016

## TIMING DIAGRAM

READ CYCLE NO. $1^{(1)}$ (ADDRESS CONTROLLED, CS1\# $=0 E \#=$ UB\# $=$ LB\# $=$ LOW, CS2 $=$ WE\# $=\mathrm{HIGH}$ )


Note:

1. The device is continuously selected.

READ CYCLE NO. $\mathbf{2}^{(1)}$ (OE\# CONTROLLED)


Note:

1. Address is valid prior to or coincident with CS1\# LOW or CS2 HIGH transition.

WRITE CYCLE NO. $1^{(1,2)}$ (CS1\# , CS2 Controlled, OE\# = HIGH or LOW)


Notes:

1. tHZWE is based on the assumption when $t S A=0 n S$ after READ operation. Actual DOUT for tHZWE may not appear if OE\# goes high before Write Cycle. tHZOE is the time DOUT goes to High-Z after OE\# goes high.
2. During this period, the $\mathrm{I} / \mathrm{Os}$ are in output state. Do not apply input signals.

WRITE CYCLE NO. $2^{(1,2)}$ (WE\# CONTROLLED: OE\# IS HIGH DURING WRITE CYCLE)


Notes:

1. tHZOE is the time DOUT goes to High-Z after OE\# goes high.
2. During this period, the $\mathrm{I} / \mathrm{Os}$ are in output state. Do not apply input signals.

WRITE CYCLE NO. $3{ }^{(1)}$ (WE\# CONTROLLED: OE\# IS LOW DURING WRITE CYCLE)


Notes:
3. If OE\# is low during write cycle, tHZWE must be met in the application. Do not apply input signal during this period. Data output from the previous READ operation will drive IO BUS.

WRITE CYCLE NO. $4^{(1,2,3)}$ (UB\# \& LB\# Controlled, OE\# = LOW)


Notes:

1. If OE\# is low during write cycle, tHZWE must be met in the application. Do not apply input signal during this period. Data output from the previous READ operation will drive IO BUS.
2. Due to the restriction of note1, OE\# is recommended to be HIGH during write period.
3. WE\# stays LOW in this example. If WE\# toggles, TPWE and tHZWE must be considered.

DATA RETENTION CHARACTERISTICS

| Symbol | Parameter | Test Condition | OPTION | Min | Typ ${ }^{(2)}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DR}}$ | $V_{D D}$ for Data Retention | See Data Retention Waveform |  | 1.5 | - | 3.6 | V |
| $\mathrm{I}_{\mathrm{DR}}$ | Data Retention Current | $\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{DR}}(\mathrm{min})$, <br> CS1\# $\geq \mathrm{V}_{\mathrm{DD}}-0.2 \mathrm{~V}$, ${ }^{(1)}$ or $0 \mathrm{~V} \leq \mathrm{CS} 2 \leq 0.2 \mathrm{~V}$, or LB\# and UB\# $\geq \mathrm{V}_{\mathrm{DD}}-0.2 \mathrm{~V}$, $\mathrm{VIN} \leq 0.2 \mathrm{~V}$ or $\mathrm{VIN} \geq \mathrm{V}_{\mathrm{DD}}-0.2 \mathrm{~V}$ | Com. | - | 5.4 | 13 | uA |
|  |  |  | Ind. | - |  | 16 |  |
|  |  |  | Auto A3 |  |  | 32 |  |
| $\mathrm{t}_{\text {SDR }}$ | Data Retention Setup Time | See Data Retention Waveform |  | 0 | - | - | ns |
| $\mathrm{t}_{\text {RDR }}$ | Recovery Time | See Data Retention Waveform |  | tRC | - | - | ns |

Notes:

1. If CS1\# >VDD-0.2V, all other inputs including CS2 and UB\# and LB\# must meet this condition.
2. Typical values are measured at $\mathrm{VDD}=1.8 \mathrm{~V}$ or $3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, and not $100 \%$ tested.

DATA RETENTION WAVEFORM (CS1\# CONTROLLED)


## DATA RETENTION WAVEFORM (CS2 CONTROLLED)



DATA RETENTION WAVEFORM (UB\# AND LB\# CONTROLLED)


## Note:

1. CS2 must satisfy either CS2 $\geq \mathrm{VDD}-0.2 \mathrm{~V}$ or $\mathrm{CS} 2 \leq 0.2 \mathrm{~V}$
2. CS1\# must satisfy either CS1\# $\geq$ VDD -0.2 V or $\mathrm{CS} 1 \# \leq 0.2 \mathrm{~V}$

## ORDERING INFORMATION

IS62WV12816EALL (1.65V - 2.2V)
Industrial Range: $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

| Speed (ns) | Order Part No. | Package |
| :---: | :--- | :--- |
| 55 | IS62WV12816EALL-55TI | TSOP (Type II) |
|  | IS62WV12816EALL-55TLI | TSOP (Type II), Lead-free |
|  | IS62WV12816EALL-55BI | mini BGA $(6 \mathrm{~mm} \times 8 \mathrm{~mm})$ |
|  | IS62WV12816EALL-55B2 | mini BGA $(6 \mathrm{~mm} \times 8 \mathrm{~mm})$, 2 CS Option |
|  | IS62WV12816EALL-55BLI | mini BGA $(6 \mathrm{~mm} \times 8 \mathrm{~mm})$, Lead-free |

IS62WV12816EBLL (2.2V-3.6V)
Industrial Range: $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

| Speed (ns) | Order Part No. | Package |
| :---: | :--- | :--- |
| 45 | IS62WV12816EBLL-45TLI | TSOP (Type II), Lead-free |
|  | IS62WV12816EBLL-45BLI | mini BGA $(6 \mathrm{~mm} \times 8 \mathrm{~mm})$, Lead-free |
|  | IS62WV12816EBLL-45B2LI | mini BGA $(6 \mathrm{~mm} \times 8 \mathrm{~mm})$, 2 CS Option, Lead-free |
| 55 | IS62WV12816EBLL-55TI | TSOP (Type II) |
|  | IS62WV12816EBLL-55TLI | TSOP (Type II), Lead-free |
|  | IS62WV12816EBLL-55BI | mini BGA $(6 \mathrm{~mm} \times 8 \mathrm{~mm})$ |
|  | IS62WV12816EBLL-55BLI | mini BGA $(6 \mathrm{~mm} \times 8 \mathrm{~mm})$, Lead-free |
|  | IS62WV12816EBLL-55B2I | mini BGA $(6 \mathrm{~mm} \times 8 \mathrm{~mm})$, 2 CS Option |
|  | IS62WV12816EBLL-55B2LI | mini BGA $(6 \mathrm{~mm} \times 8 \mathrm{~mm})$, 2 CS Option, Lead-free |

IS65WV12816EBLL (2.2V - 3.6V)
Automotive Range (A3): $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

| Speed (ns) | Order Part No. | Package |
| :---: | :--- | :--- |
| 55 | IS65WV12816EBLL-55CTLA3 | TSOP (Type II), Lead-free, Copper Leadframe |
|  | IS65WV12816EBLL-55BLA3 | mini BGA $(6 \mathrm{~mm} \times 8 \mathrm{~mm})$, Lead-free |

## PACKAGE INFORMATION





[^0]:    Copyright © 2016 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products. Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
    a.) the risk of injury or damage has been minimized;
    b.) the user assume all such risks; and
    c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances

